# **ADDERS**

# Circuits for Binary Addition

#### Half Adder

| Ai | Bi | Sum | Carry |
|----|----|-----|-------|
| 0  | 0  | 0   | 0     |
| 0  | 1  | 1   | 0     |
| 1  | 0  | 1   | 0     |
| 1  | 1  | 0   | 1     |

| Ai<br>Bi | 0 | 1 |
|----------|---|---|
| 0<br>Bi  | 0 | 1 |
| 1        | 1 | 0 |



**Half-adder Schematic** 

## Full Adder

| _ <b>A</b> | В | CI | S | CO |
|------------|---|----|---|----|
| 0          | 0 | 0  | 0 | 0  |
| 0          | 0 | 1  | 1 | 0  |
| 0          | 1 | 0  | 1 | 0  |
| 0          | 1 | 1  | 0 | 1  |
| 1          | 0 | 0  | 1 | 0  |
| 1          | 0 | 1  | 0 | 1  |
| 1          | 1 | 0  | 0 | 1  |
| 1          | 1 | 1  | 1 | 1  |





S = CI xor A xor B

$$CO = B CI + A CI + A B = CI (A + B) + A B$$

# Cascaded 4 BIT Parallel Adders / Ripple Adder

Parallel adders are digital circuits that compute the addition of variable binary strings of equivalent or different size in parallel. The schematic diagram of a parallel adder is shown, to add two 4 bit binary numbers. The circuit is laid out from right to left, similar to the way we add binary numbers. Therefore, the least significant column is on the right, and the most significant column is on the left. The boxes labeled FA/+ are full adders. The Carry out from each full adder is the Carry-in to the next higher full adder.



#### 4 BIT Adder / Subtractor

The numbers being processed are A4 A3 A2 A1 and B4 B3 B2 B1, while the answer is S4 S3 S2 S1. 4 bit adder is built as described in the previous slide, using 4 numbers of single bit full adders. Here ExOR gate is used, control the circuit to work as an 4 bit adder or 4 bit subtractor.



### 4 BIT Adder / Subtractor Examples:

Perform addition of following numbers, given in binary form

```
1000
1100
-----
10100
Perform addition of following numbers, given in decimal number system.
15 - 1111
```

+9 - 1001

----

24 1 1000

Perform addition of following numbers given in hexadecimal number system

A 1010

9 1001

-- -----

1 3 1 0011

Note: for subtraction, take the 2s compliment of second number and add to the first number. Note, the carry will be the opposite of the actual value

#### Application of Adder: used for Excess-3 to BCD Converter, vice versa

**Binary Coded Decimal:** Binary Coded Decimal is a method of using binary digits to represent the decimal digits 0 through 9. It is possible to assign weights to the binary bits according to their positions. The weights in the BCD code are 8, 4, 2 and 1. Ex:  $(137)_{10}$  - BCD equivalent  $(0001\ 0011\ 0111)_2$ 

Excess-3 Code: This is an un-weighted code. Its code assignment is obtained from the corresponding value of BCD after the addition of (0011)<sub>2</sub>.

**BCD to Excess-3 (or) Excess-3 to BCD:** Since each code uses four bits to represent a decimal digit, there must be four inputs and four output variables. The input variable are designated as B3, B2, B1, B0 and the output variables are designated as E3, E2, E1, E0 in the truth table.

| BCD EXCESS-3 |   |   |   |   |   |   |   |  |
|--------------|---|---|---|---|---|---|---|--|
| 0            | 0 | 0 | 0 | 0 | 0 | 1 | 1 |  |
| 0            | 0 | 0 | 1 | 0 | 1 | 0 | 0 |  |
| 0            | 0 | 1 | 0 | 0 | 1 | 0 | 1 |  |
| 0            | 0 | 1 | 1 | 0 | 1 | 1 | 0 |  |
| 0            | 1 | 0 | 0 | 0 | 1 | 1 | 1 |  |
| 0            | 1 | 0 | 1 | 1 | 0 | 0 | 0 |  |
| 0            | 1 | 1 | 0 | 1 | 0 | 0 | 1 |  |
| 0            | 1 | 1 | 1 | 1 | 0 | 1 | 0 |  |
| 1            | 0 | 0 | 0 | 1 | 0 | 1 | 1 |  |
| 1            | 0 | 0 | 1 | 1 | 1 | 0 | 0 |  |

| EX | EXCESS-3 BCD |   |   |   |   |   |   |  |  |
|----|--------------|---|---|---|---|---|---|--|--|
| 0  | 0            | 1 | 1 | 0 | 0 | 0 | 0 |  |  |
| 0  | 1            | 0 | 0 | 0 | 0 | 0 | 1 |  |  |
| 0  | 1            | 0 | 1 | 0 | 0 | 1 | 0 |  |  |
| 0  | 1            | 1 | 0 | 0 | 0 | 1 | 1 |  |  |
| 0  | 1            | 1 | 1 | 0 | 1 | 0 | 0 |  |  |
| 1  | 0            | 0 | 0 | 0 | 1 | 0 | 1 |  |  |
| 1  | 0            | 0 | 1 | 0 | 1 | 1 | 0 |  |  |
| 1  | 0            | 1 | 0 | 0 | 1 | 1 | 1 |  |  |
| 1  | 0            | 1 | 1 | 1 | 0 | 0 | 0 |  |  |
| 1  | 1            | 0 | 0 | 1 | 0 | 0 | 1 |  |  |

### Application of Adder: used for Excess-3 to BCD Converter, vice versa



# Delay Analysis of Ripple Adder

- Carry out of a single stage can be implemented in 2 gate delays (Units of Time)
- For a 16 bit adder, the 16th bit carry is generated after 16 \* 2 = 32 gate delays.
   Total Time Required for N bit adder using Ripple parallel adder = N \* 2
- Takes too long need to investigate FASTER adders!
- Carry Look Ahead Adders, CLA adders, overcomes the disadvantage of taking more units of time. The principle behind design of CLA adders, can be understood by looking at the equation for carry generated at the ith stage, Ci+1, for full adder



Let us write S and Cout expressions for full adder, in terms of inputs X and Y and Cin, for 'i' th bit

Important: Carry input at each stage is direct function of operand bits. Thus the idea of having SUM and CARRY outputs of the ith stage be a function of  $x_i, y_i$  and  $c_i$  is replaced by having these outputs be a function of  $x_0, x_1, ..., x_i, y_0, y_1, ..., y_i$  and  $c_0$ 

$$C1 = G0 + P0 C0$$

$$C2 = G1 + P1 C1 = G1 + P1 G0 + P1 P0 C0$$











CLA Network, consists of Circuits, which implements following expressions.

$$C1 = G0 + P0 C0$$

Total Time = 1Unit of Time for generation of Pi/Gi(AND/OR gate), 2 Units of Time for generation of Ci (AND-OR gates), 1Unit of Time for generation of Sum bit,Si (XOR gate) = 4 Units of Time Note: 1Unit of Time, is the propogation delay of one gate.

## Carry Look Ahead Adder (following diagram for understanding)



carry look ahead adder for 4 bit opernads is shown in the figure. Generalizing from the figure, The path length from the generation of carry to its apperance as an input at any higher order stage, i.e the path length through any stage of the carry look ahead network, is two levels of logic.

Thus with one level of logic to from Gi, two levels of logic for the carry to propogate between any two stages, and one level of logic to have the carry effect a sum output, the maximum propogation delay for CLA is 4 Units of time, assuming each gate introduces a unit of time of propogation delay.

<- 4Bit CLA Desgin

Even though CLA performs high speed addition based on the carry look ahead principle, it presents a limitation in the realization of large high speed adders. The carry lookahead network can get quite large in terms of gates and gate inputs as the number of bits in the operands increases.

One approach to circumvent this problem is to divide the bits of the operands into blocks. Then, by using carry look ahead adders/carry look ahead generators for each block, their cascade connection results in a large high speed adders.

- 1. Cascading CLA adders
- 2. Using block CLA generators

## Cascade Connection of 4-bit carry lookahead adders



## Let 'n' be the no. of bits in an operand, is divisible by 4.

A carry generated in the least significant adder stage requires one level of logic, two levels of logic are needed to propagate the carry to the end of the first stage, two levels of logic are needed to propagate the carry through each of the remaining (n/4)-1 stages, and, finally, one level of logic is needed to effect a sum output in the final stage.

Therefore,

$$= (1+2)+2[(n/4)-1]+1=2+(n/2)$$

levels of logic corresponds to the longest path length

Note: in this case ripple carries occur between the cascaded 4 bit carry look ahead adders

## Carry lookahead generator (Extra Info – Not in syllabus)



It is the same as the first three stages of the carry look ahead network (of CLA adder), with two additional G and P, known as "block carry generate signal" and "block carry propagate signal"

$$G = g_3 + p_3g_2 + p_3p_2g_1 + p_3p_2p_1g_0$$
  
 $P = p_3p_2p_1p_0$ 

\*\*Extra info: Not in syllabus\*\*

# Using these 4 bit carry lookahead generator, the 16 bit high speed adders are realized (Extra info: not in syllabus)



## **Decimal Adder**

let us use 4 bit binary adder to add, two decimal digits. Assume decimal digits are represented in binary using BCD (8421 code) format.





In first case, 5+4, answer generaled by Dinary adder is Corred. In second case, 5+6, expected decimal answer is 11, but we are getting 1011, which is not a valid BCD digit (not in the range 0000-1001). In third case, 8+9, answer is 17, but we get 1 0001, i.e 11, wanny answer. These examples indicate 4 bit binary adder can't be used diselly for adding decimal numbers. By adding '6', we can provide correction to the worning answer generated in the previous examples.

## **Decimal Adder**





Comparting binary and BCDsums If the sum of the two decimal digits and

| Decimal<br>Sum | Binary sum |       |       |       |       | Required BCD sum |       |       |       |       |
|----------------|------------|-------|-------|-------|-------|------------------|-------|-------|-------|-------|
|                | K          | $P_3$ | $P_2$ | $P_1$ | $P_0$ | Cout             | $Z_3$ | $Z_2$ | $Z_1$ | $Z_0$ |
| 0              | 0          | 0     | 0     | 0     | - 0   | 0                | 0     | 0     | 0     | 0     |
| 1              | 0          | 0     | 0     | 0     | 1     | 0                | 0     | 0     | 0     | 1     |
| 2              | 0          | 0     | 0     | 1     | 0     | 0                | 0     | 0     | 1     | 0     |
| 3              | 0          | 0     | 0     | 1     | 1     | 0                | 0     | 0     | 1     | 1     |
| 4              | 0          | 0     | 1     | 0     | 0     | 0                | 0     | 1     | 0     | 0     |
| 5              | 0          | 0     | 1     | 0     | 1     | 0                | 0     | 1     | 0     | 1     |
| 6              | 0          | 0     | 1     | 1     | 0     | 0                | 0     | 1     | 1     | 0     |
| 7              | 0          | 0     | 1     | 1     | 1     | 0                | 0     | 1     | 1     | 1     |
| 8              | 0          | 1     | 0     | 0     | 0     | 0                | 1     | 0     | 0     | 0     |
| 9              | 0          | 1     | 0     | 0     | 1     | 0                | 1     | 0     | 0     | 1     |
| 10             | 0          | Ì     | 0     | 1     | 0     | 1                | 0     | 0     | 0     | 0     |
| 11             | 0          | 1     | 0     | 1     | 1     | 1                | 0     | 0     | 0     | 1     |
| 12             | 0          | 1     | 1     | 0     | 0     | 1                | 0     | 0     | 1     | 0     |
| 13             | 0          | 1     | 1     | 0     | 1     | 1                | 0     | 0     | 1     | 1     |
| 14             | 0          | 1     | 1     | 1     | 0     | 1                | 0     | 1     | 0     | 0     |
| 15             | 0          | 1     | 1     | 1     | 1     | 1                | 0     | 1     | 0     | 1     |
| 16             | 1          | 0     | 0     | 0     | 0     | 1                | 0     | 1     | 1     | 0     |
| 17             | 1          | . 0   | 0     | 0     | 1     | 1                | 0     | 1     | 1     | 1     |
| 18             | 1          | 0     | 0     | 1     | .0    | 1                | 1     | 0     | 0     | 0     |
| 19             | 1          | 0     | 0     | 1     | 1     | 1                | 1     | 0     | 0     | 1     |

If the sum of the two decimal digits and input carry is less than 10, the required BCD sum is same as Binary Sum, produced by the 4 bit binary adder,

 $K P_3P_2P_1P_0 = C_{out} Z_3Z_2Z_1Z_0$ 

The correction, of adding '6' is required in two cases.

- Answer is invalid BCD codes, (A to F), decimal sums of 10 throguh 15
   K P3P2P1P0 -> 0 1010, 0 1011, 0 1100, 0 1101, 0 1111
- 2. Answer produces, the Carry, decimal sums 16 through 19

K P<sub>3</sub>P<sub>2</sub>P<sub>1</sub>P<sub>0</sub> -> 1 0000, 1 0001, 1 0010, 1 0011



KMap to detect the combinations

1010,1011,1100,1101,1110,1111

from the Kmap

$$ADD_6 = P_3P_2 + P_3P_1$$

Including the Carry output (K), in the expression, the Boolean expression for adding the correction is

$$ADD_6 = K + P_3P_2 + P_3P_1$$



Corrective network is realised using another 4 bit binary adder, whenever ADD\_6 is true, 0110 (6) is applied as one of the inputs to second adder, to add 6 to the result produced by the first adder.

Final Cout of the BCD adder is same as ADD\_6 output.

In this diagram, Whenever Cout (i.e ADD\_6) Is 0, the output of the first adder is added with 0. Whenver Cout (ADD\_6) is 1, the output of first adder is added with 6 (0110).

Note: Final Cout can also be generated using "OR" of Cout from first adder and Cout from second adder.

Cout = Cout\_1 + Cout\_2

## Comparators

- Compare the magnitude of two binary numbers for the purpose of establishing whether one is greater than, equal to, or less than the other.
- A magnitude comparator is a combinational circuit that compares two numbers A and B and determines their relative magnitude. The outcome of the comparison is specified by 3 binary variables that indicate whether A = B or A > B.

#### **Design of 1bit Comparator**



| Inp | outs | Outputs                                      |     |     |  |  |
|-----|------|----------------------------------------------|-----|-----|--|--|
| Α   | В    | A <b< th=""><th>A=B</th><th>A&gt;B</th></b<> | A=B | A>B |  |  |
| 0   | 0    | 0                                            | 1   | 0   |  |  |
| 0   | 1    | 1                                            | 0   | 0   |  |  |
| 1   | 0    | 0                                            | 0   | 1   |  |  |
| 1   | 1    | 0                                            | 1   | 0   |  |  |



# Designing of N bit Comparators

- An N bit comparator makes use of a cascade connection of identical subnetworks similar to the case of the parallel adder.
- Consider two n-bit binary numbers:

$$A = A_{n-1} \cdots A_i A_{i-1} \cdots A_1 A_0$$
  
$$B = B_{n-1} \cdots B_i B_{i-1} \cdots B_1 B_0$$

- Assume  $A_i$ ,  $B_i$  are entering the subnetwork and that the binary numbers are analyzed from right to left, Subnetwork is called a 1-bit comparator.
- 3 conditions describing the relative magnitudes of  $A_{i-1} \cdots A_1 A_0$ ,  $B_{i-1} \cdots B_1 B_0$

$$G_i = 1 \text{ denotes } A_{i-1} \cdots A_1 A_0 > B_{i-1} \cdots B_1 B_0$$

$$E_i = 1$$
 denotes  $A_{i-1} \cdots A_1 A_0 = B_{i-1} \cdots B_1 B_0$ 

$$L_i = 1$$
 denotes  $A_{i-1} \cdots A_1 A_0 < B_{i-1} \cdots B_1 B_0$ 

• 1-bit comparator is a 5-input 3-output network

- Rules:
  - If  $A_i = 0$ ,  $B_i = 1$  then  $L_{i+1} = 1$
  - If  $A_i = 1$ ,  $B_i = 0$  then  $G_{i+1} = 1$
  - If  $A_i = B_i$  and  $L_i = 1$  then  $L_{i+1} = 1$
  - If  $A_i = B_i$  and  $G_i = 1$  then  $G_{i+1} = 1$
  - If  $A_i = B_i$  and  $E_i = 1$  then  $E_{i+1} = 1$
- Can use this to construct a truth table and derive the Boolean expressions



## Minimal Sum Boolean Expressions:

$$G_{i+1} = \underline{A_i} \overline{B_i} + A_i G_i + \overline{B_i} G_i$$

$$E_{i+1} = \overline{A_i} \overline{B_i} E_i + A_i B_i E_i$$

$$L_{i+1} = \overline{A_i} B_i + B_i L_i + \overline{A_i} L_i$$



